
Search by job, company or skills
About us:
Mythic has developed a unified hardware and software platform featuring its unique Mythic Analog Compute Engine (Mythic ACE) to deliver revolutionary power, cost, and performance that shatters digital barriers preventing AI innovation at the edge. Mythic's unique technology makes it much easier and more affordable to deploy powerful AI solutions, from the data center to the edge device. The company has raised over USD 125M in a recent funding round and has offices in Palo Alto (CA, USA), Austin (TX, USA), and Bangalore (Karnataka, India).
About This Role:
Mythic is a fast-paced startup looking for individuals that enjoy wide-reaching and flexible roles. The primary responsibility for this position is implementaiton ofDFTfeatures on Mythic's chips.
You will lead end-to-end Design for Testability (DFT) implementation, verification for complex ASIC/SoC designs. You will own all aspects ofDFTfor SoC such as MBIST, IJTAG, Scan and ATPG .
You will also contribute significantly toDFTmethodologies to establish flow for allDFTfeatures like MBIST,SCAN and ATPG and enable first-pass success of these chips. You are expected to be involved and contribute to every phase of the design cycle from Concept to Silicon.
BeyondDFTfor our novel chip architecture, this role also presents a unique opportunity to get involved with and learn more about state-of-the-art deep neural networks (DNNs). You will also be collaborating with the RTL design , Physical design, STA and analog design teams at Mythic.
Job ID: 143846191