Search by job, company or skills

Google

Senior ASIC RTL Engineer, Silicon

new job description bg glownew job description bg glownew job description bg svg
  • Posted 9 days ago
  • Be among the first 10 applicants
Early Applicant

Job Description

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 8 years of experience with digital logic design principles, RTL design concepts, and languages, such as Verilog or SystemVerilog.
  • 8 years of experience with logic synthesis techniques to optimize RTL code, performance and power, as well as low-power design techniques.
  • Experience in High performance design, Multi power domains with clocking.

Preferred qualifications:

  • Master's or PhD degree in Electrical Engineering, Computer Engineering or Computer Science.
  • Experience with ASIC or FPGA design verification, synthesis, timing/power analysis, and DFT.
  • Experience with ASIC design methodologies for front quality checks (e.g., Lint, CDC/RDC).
  • Experience in High performance design, Multi power domains with clocking and with multiple SoCs with silicon success.
  • Knowledge of memory compression, fabric, coherence, cache, or DRAM.

About the jobBe part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Responsibilities

  • Define the block-level design document (e.g., interface protocol, block diagram, transaction flow, pipeline, etc.).
  • Perform RTL coding, function or performance simulation debug, and Lint/Clock Domain Crossing (CDC)/Formal Verification (FV)/Unified Power Format (UPF) checks.
  • Participate in synthesis, timing/power closure, and FPGA/silicon bring-up.
  • Work on Sub-system and chip-level Integration activities including: plan tasks, hold code and design reviews, code development of the features.
  • Interact with architecture team and develop implementation (microarchitecture and coding) strategies to meet quality, schedule and PPA for Sub-system/chip-level integration.

Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google's EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form .

More Info

Job Type:
Industry:
Function:
Employment Type:

About Company

Job ID: 143282999

Similar Jobs