Search by job, company or skills

M

DFX - Senior Staff Engineer

new job description bg glownew job description bg glownew job description bg svg
  • Posted 6 hours ago
  • Be among the first 10 applicants
Early Applicant

Job Description

About Marvell

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

The Switch Business Unit in Marvell designs and develops the next generation datacenter and enterprise System-On-Chip switch processors on leading edge process technology. We develop the architecture, collaborate on IP development, create the physical design, develop switching solutions and work with the world's leading data center and enterprise companies to bring next generation networking to reality.

What You Can Expect

  • As a part of the SWITCH BU DFT team the suitable candidate will work on all aspects of DFT in products catering to the networking domain: DFT architecture and Testability strategy, Flow, Implementation, Verification and post-Si bring up.

    You'll work closely with other DFT team members for DFT features Implementation, Integration and Verification in SoC. You will also have close interaction with Logic Design/Physical design/STA/ATE teams as needed.

What We're Looking For

  • Very good knowledge on SCAN/ATPG/JTAG
  • Proven experience on Test structures for DFT, IP Integration, ATPG Fault models, test point insertion, coverage improvement techniques
  • Proven experience in Scan insertion techniques at block level and Chip top level
  • Cross domain knowledge to resolve DFT issues with design, synthesis, Physical design, STA team
  • Good Knowledge and understanding on JTAG for IEEE1149.1/6 standards
  • Good knowledge on Test mode timing constraints
  • Experience with Post-Si ramp up and debug on ATE
  • Proven experience on gate level simulations with no timing and SDF based simulations for DFT modes.
  • Proficiency in Industry standard Tools for Scan insertion, ATPG and JTAG. (Preferably Synopsys/Mentor tools)
  • Good knowledge on Perl/ Tcl scripting skills.
  • Very good team player capabilities and excellent communication skills to work with a variety of teams across the global organization.
  • High sense of responsibility and ownership within the team for successful Tape out and Post -Si ramp up of the project

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We're dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it's like to work at Marvell, visit our page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-RV1

More Info

Job Type:
Function:
Employment Type:

About Company

Marvell Technology, Inc. is an American company, based in Delaware, which develops and produces semiconductors and related technology. Founded in 1995, the company had more than 6,000 employees as of 2013,[2] and 10,000 patents worldwide and annual revenue of $2.9 billion (FY19). Its U.S. headquarters is located in Santa Clara, California

Job ID: 136077895